
M451
May. 4, 2018
Page
401
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PDMA Channel Read/Write Target Abort Flag Register (PDMA_ABTSTS)
Register
Offset
R/W Description
Reset Value
PDMA_ABTSTS
P 0x420
R/W
PDMA Channel Read/Write Target Abort Flag
Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
ABTIF11
ABTIF10
ABTIF9
ABTIF8
7
6
5
4
3
2
1
0
ABTIF7
ABTIF6
ABTIF5
ABTIF4
ABTIF3
ABTIF2
ABTIF1
ABTIF0
Bits
Description
[31:12]
Reserved
Reserved.
[11:0]
ABTIFn
PDMA Read/Write Target Abort Interrupt Status Flag
This bit indicates which PDMA controller has target abort error; User can write 1 to clear
these bits.
0 = No AHB bus ERROR response received when channel n transfer.
1 = AHB bus ERROR response received when channel n transfer.
Note:
ABTIF8~11 is M45xG/M45xE only.
Note:
The n in the descriptor table represents the PDMA channel.