
M451
May. 4, 2018
Page
484
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PWM Counter Enable Register (PWM_CNTEN)
Register
Offset
R/W
Description
Reset Value
PWM_CNTEN
0x20
R/W
PWM Counter Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
CNTEN5
CNTEN4
CNTEN3
CNTEN2
CNTEN1
CNTEN0
Bits
Description
[31:6]
Reserved
Reserved.
[5:0]
CNTENn
PWM Counter Enable Bits
Each bit n controls the corresponding PWM channel n.
0 = PWM Counter and clock prescaler Stop Running.
1 = PWM Counter and clock prescaler Start Running.