
M451
May. 4, 2018
Page
389
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
Start Source Address Register (PDMA_DSCTn_SA)
Register
Offset
R/W Description
Reset Value
PDMA_DSCTn_SA
n = 0~11
DSCT
(0x10*n)
R/W
Source Address Register of PDMA Channel n
(M45xD/M45xC Only Support Channel 0~7)
0xXXXX_XXXX
31
30
29
28
27
26
25
24
SA
23
22
21
20
19
18
17
16
SA
15
14
13
12
11
10
9
8
SA
7
6
5
4
3
2
1
0
SA
Bits
Description
[31:0]
SA
PDMA Transfer Source Address Register
This field indicates a 32-bit source address of PDMA controller.