
M451
May. 4, 2018
Page
417
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
6.8.3 Block Diagram
The Timer Controller block diagram and clock control are shown as follows.
Timer
Interrupt
24 - bit up counter
8 - bit
Prescale
0
1
EXTCNTEN (TIMERx_CTL[24])
CNTEN(TIMERx_CTL[30])
RSTCNT(TIMERx_CTL[26])
0
1
CNTPHASE(TIMERx_EXTCTL[0])
Reset counter
+
-
=
Reset counter
00
01
10
T0_EXT ~ T3_EXT
Load
Timer
Wakeup
0
1
TMRx_CLK
T0 ~ T3
CAPEN
(TIMERx_EXTCTL[3])
CAPEDGE
(TIMERx_EXTCTL[2:1])
CAPFUNCS
(TIMERx_EXTCTL[4])
CAPIEN(TIMERx_EXTCTL[5])
CAPIF
(TIMERx_EINT
STS[0])
24-bit CNT
(TIMERx_CNT[23:0])
24-bit CAPDAT
(TIMERx_CAP[23:0])
24-bit CMPDAT
(TIMERx_CMP[23:0])
INTEN
(TIMERx_CTL[29])
TIF
(TIMERx_INTSTS[0])
TWKF
(TIMERx_INTSTS[1])
WKEN
(TIMERx_CTL[23])
Figure 6.8-1 Timer Controller Block Diagra