
M451
May. 4, 2018
Page
412
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PDMA Request Source Select Register 0 (PDMA_REQSEL0_3)
Register
Offset
R/W Description
Reset Value
PDMA_REQSEL0_
3
P 0x480
R/W PDMA Request Source Select Register 0
0x1F1F_1F1F
31
30
29
28
27
26
25
24
Reserved
REQSRC3
23
22
21
20
19
18
17
16
Reserved
REQSRC2
15
14
13
12
11
10
9
8
Reserved
REQSRC1
7
6
5
4
3
2
1
0
Reserved
REQSRC0
Bits
Description
[31:29]
Reserved
Reserved.
[28:24]
REQSRC3
Channel 3 Request Source Selection
This filed defines which peripheral is connected to PDMA channel 3. User can configure
the peripheral setting by REQSRC3.
Note:
The channel configuration is the same as REQSRC0 field. Please refer to the
explanation of REQSRC0.
[23:21]
Reserved
Reserved.
[20:16]
REQSRC2
Channel 2 Request Source Selection
This filed defines which peripheral is connected to PDMA channel 2. User can configure
the peripheral setting by REQSRC2.
Note:
The channel configuration is the same as REQSRC0 field. Please refer to the
explanation of REQSRC0.
[15:13]
Reserved
Reserved.
[12:8]
REQSRC1
Channel 1 Request Source Selection
This filed defines which peripheral is connected to PDMA channel 1. User can configure
the peripheral setting by REQSRC1.
Note:
The channel configuration is the same as REQSRC0 field. Please refer to the
explanation of REQSRC0.
[7:5]
Reserved
Reserved.
[4:0]
REQSRC0
Channel 0 Request Source Selection
This filed defines which peripheral is connected to PDMA channel 0. User can configure
the peripheral by setting REQSRC0.
1 = Channel connects to SPI0_TX.
2 = Channel connects to SPI1_TX.
3 = Channel connects to SPI2_TX.
4 = Channel connects to UART0_TX.
5 = Channel connects to UART1_TX.
6 = Channel connects to UART2_TX.