
M451
May. 4, 2018
Page
310
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
0x0000_0000
ApplicationROM
(APROM)
0x0000_01FF
0x0000_0200
System Memory Vector
0x0010_01FF
0x0010_0000
LDROM (512B)
Figure 6.4-5 LDROM with IAP Mode
In APROM with IAP mode, the APROM (0x0000_0000~0x0000_01FF) is mapping to the system
memory vector for Cortex
®
-M4 instruction or data access.
0x0000_0000
ApplicationROM
(APROM)
0x0000_01FF
0x0000_0200
System Memory Vector
0x0000_01FF
0x0000_0000
APROM (512B)
Figure 6.4-6 APROM with IAP Mode
In system memory map with IAP mode, APROM, LDROM and APROM can remap to the system
memory vector when CPU running. User can write the target remap address to FMC_ISPADDR
register and then trigger ISP procedure with the “Vector Remap” command (0x2E). In VECMAP
(FMC_ISPSTS[23:9]), shows the finial system memory vector mapping address.