
M451
May. 4, 2018
Page
505
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
[7]
IFAIEN0_1
PWM_CH0/1 Interrupt Flag Accumulator Interrupt Enable Bit
0 = Interrupt Flag accumulator interrupt Disabled.
1 = Interrupt Flag accumulator interrupt Enabled.
[6]
Reserved
Reserved.
[5:0]
ZIENn
PWM Zero Point Interrupt Enable Bits
Each bit n controls the corresponding PWM channel n.
0 = Zero point interrupt Disabled.
1 = Zero point interrupt Enabled.
Note:
Odd channels will read always 0 at complementary mode.