
M451
May. 4, 2018
Page
493
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PWM Generation Register 1 (PWM_WGCTL1)
Register
Offset
R/W
Description
Reset Value
PWM_WGCTL
1
0xB4
R/W
PWM Generation Register 1
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
CMPDCTL5
CMPDCTL4
23
22
21
20
19
18
17
16
CMPDCTL3
CMPDCTL2
CMPDCTL1
CMPDCTL0
15
14
13
12
11
10
9
8
Reserved
CMPUCTL5
CMPUCTL4
7
6
5
4
3
2
1
0
CMPUCTL3
CMPUCTL2
CMPUCTL1
CMPUCTL0
Bits
Description
[31:28]
Reserved
Reserved.
[27:16]
CMPDCTLn
PWM Compare Down Point Control
Each bit n controls the corresponding PWM channel n.
00 = Do nothing.
01 = PWM compare down point output Low.
10 = PWM compare down point output High.
11 = PWM compare down point output Toggle.
PWM can control output level when PWM counter down count to CMPDAT.
Note:
In complementary mode, CMPDCTL1, 3, 5 use as another CMPDCTL for channel 0,
2, 4.
[15:12]
Reserved
Reserved.
[11:0]
CMPUCTLn
PWM Compare Up Point Control
Each bit n controls the corresponding PWM channel n.
00 = Do nothing.
01 = PWM compare up point output Low.
10 = PWM compare up point output High.
11 = PWM compare up point output Toggle.
PWM can control output level when PWM counter up count to CMPDAT.
Note:
In complementary mode, CMPUCTL1, 3, 5 use as another CMPUCTL for channel 0,
2, 4.