
M451
May. 4, 2018
Page
633
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
[13]
BUFERRINT
Buffer Error Interrupt Indicator (Read Only)
This bit is set if BFERRIEN(UART_INTEN[5] and BERRIF(UART_INTSTS[5]) are both
set to 1.
0 = No buffer error interrupt is generated.
1 = Buffer error interrupt is generated.
[12]
RXTOINT
Time-out Interrupt Indicator (Read Only)
This bit is set if TOUTIEN(UART_INTEN[4]) and RXTOIF(UART_INTSTS[4]) are both set
to 1.
0 = No Tout interrupt is generated.
1 = Tout interrupt is generated.
[11]
MODEMINT
MODEM Status Interrupt Indicator (Read Only)
This bit is set if MODEMIEN(UART_INTEN[3] and MODEMIF(UART_INTSTS[4]) are
both set to 1
0 = No Modem interrupt is generated.
1 = Modem interrupt is generated..
[10]
RLSINT
Receive Line Status Interrupt Indicator (Read Only)
This bit is set if RLSIEN (UART_INTEN[2]) and RLSIF(UART_INTSTS[2]) are both set to
1.
0 = No RLS interrupt is generated.
1 = RLS interrupt is generated.
[9]
THREINT
Transmit Holding Register Empty Interrupt Indicator (Read Only)
This bit is set if THREIEN (UART_INTEN[1])and THREIF(UART_INTSTS[1]) are both set
to 1.
0 = No THRE interrupt is generated.
1 = THRE interrupt is generated.
[8]
RDAINT
Receive Data Available Interrupt Indicator (Read Only)
This bit is set if RDAIEN (UART_INTEN[0]) and RDAIF (UART_INTSTS[0]) are both set
to 1.
0 = No RDA interrupt is generated.
1 = RDA interrupt is generated.
[7]
LINIF
LIN Bus Interrupt Flag (Read Only) (Not Available in UART2/UART3 Channel)
This bit is set when LIN slave header detect (SLVHDETF (UART_LINSTS[0] =1)), LIN
break detect (BRKDETF(UART_LINSTS[9]=1)), bit error detect
(BITEF(UART_LINSTS[9]=1), LIN slave ID parity error (SLVIDPEF(UART_LINSTS[2] =
1) or LIN slave header error detect (SLVHEF (UART_LINSTS[1])). If LIN_ IEN
(UART_INTEN [8]) is enabled the LIN interrupt will be generated.
0 = None of SLVHDETF, BRKDETF, BITEF, SLVIDPEF and SLVHEF is generated.
1 = At least one of SLVHDETF, BRKDETF, BITEF, SLVIDPEF and SLVHEF is
generated.
Note:
This bit is read only. This bit is cleared when SLVHDETF(UART_LINSTS[0]),
BRKDETF(UART_LINSTS[8]), BITEF(UART_LINSTS[9]), SLVIDPEF
(UART_LINSTS[2]), SLVHEF(UART_LINSTS[1]) and SLVSYNCF(UART_LINSTS[3]) all
are cleared.
[6]
WKIF
UART Wake-up Interrupt Flag (Read Only)
This bit is set
when
DATWKIF (UART_INTSTS[17]) or CTSWKIF(UART_INTSTS[16]) is
set to 1.
0 = No DATWKIF and CTSWKIF are generated.
1 = DATWKIF or CTSWKIF.
Note:
This bit is read only. This bit is cleared if both of DATWKIF (UART_INTSTS[17])
and CTSWKIF(UART_INTSTS[16]) are cleared to 0 by writing 1 to DATWKIF
(UART_INTSTS[17]) and CTSWKIF (UART_INTSTS[17]).