
M451
May. 4, 2018
Page
511
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
[11]
BRKLIF3
PWM Channel3 Level-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel3 level-detect brake event do not happened.
1 = When PWM channel3 level-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[10]
BRKLIF2
PWM Channel2 Level-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel2 level-detect brake event do not happened.
1 = When PWM channel2 level-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[9]
BRKLIF1
PWM Channel1 Level-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel1 level-detect brake event do not happened.
1 = When PWM channel1 level-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[8]
BRKLIF0
PWM Channel0 Level-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel0 level-detect brake event do not happened.
1 = When PWM channel0 level-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[7:6]
Reserved
Reserved.
[5]
BRKEIF5
PWM Channel5 Edge-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel5 edge-detect brake event do not happened.
1 = When PWM channel5 edge-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[4]
BRKEIF4
PWM Channel4 Edge-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel4 edge-detect brake event do not happened.
1 = When PWM channel4 edge-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[3]
BRKEIF3
PWM Channel3 Edge-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel3 edge-detect brake event do not happened.
1 = When PWM channel3 edge-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[2]
BRKEIF2
PWM Channel2 Edge-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel2 edge-detect brake event do not happened.
1 = When PWM channel2 edge-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[1]
BRKEIF1
PWM Channel1 Edge-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel1 edge-detect brake event do not happened.
1 = When PWM channel1 edge-detect brake event happened, this bit is set to 1, writing 1
to clear.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[0]
BRKEIF0
PWM Channel0 Edge-detect Brake Interrupt Flag (Write Protect)
0 = PWM channel0 edge-detect brake event do not happened.