
M451
May. 4, 2018
Page
759
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
In MSB justified data format, the MSB is sent and latched on the first clock of an audio channel.
MSB
word N-1
right channel
word N
left channel
word N+1
right channel
I2S_BCLK
I2S_LRCLK
I2S_DI / I2S_DO
LSB
MSB
Figure 6.16-26 MSB Justified Data Format Timing Diagram
The I2S_LRCLK signal also supports PCM mode A and PCM mode B.
word N-1
right channel
I2S_BCLK
I2S_LRCLK
I2S_DI / I2S_DO
MSB
word N
left channel
word N+1
left channel
LSB
MSB
LSB
MSB
word N
right channel
LSB
Figure 6.16-27 PCM Mode A Timing Diagram
word N-1
right channel
I2S_BCLK
I2S_LRCLK
I2S_DI / I2S_DO
MSB
word N
left channel
word N+1
left channel
LSB
MSB
LSB
MSB
word N
right channel
LSB
Figure 6.16-28 PCM Mode B Timing Diagram