Platform Design Checklist
R
Intel
®
855PM Chipset Platform Design Guide
285
ITP700FLEX Debug Port Connector – Resistor Recommendations
Pin Name
System
Pull up/Pull down
Series Termination
Resistor (
Notes
9
Parallel termination resistor placed
within 2.0” of CPU socket.
See Section 4.3.1.1 and 4.3.1.4 for
details..
FBO
See Notes
ITP700FLEX supported Validation
Systems
:
Point-to-point connection to CPU TCK
pin. TCK should fork out at the CPU to
both TCK and FBO.
ITP700FLEX supported Production
Systems
:
Leave the signal as NC (No Connect).
See Section 4.3.1.1 and 4.3.1.4 for
details.
TDI
Pull up to VCCP
150
(IF ITP700FLEX
IS USED)
150
(IF ITP700FLEX
IS NOT USED)
ITP700FLEX supported Validation
Systems
:
Parallel termination resistor placed
within ±300 ps of CPU TDI pin.
ITP700FLEX supported Production
Systems
:
Parallel termination resistor placed
within 2.0” of CPU pin.
See Section 4.3.1.1 and 4.3.1.4 for
details.
TDO
Pull up to VCCP
54.9
± 1%
(IF ITP700FLEX
IS USED)
22.6
± 1%
(IF ITP700FLEX IS
USED)
ITP700FLEX supported Validation
Systems
:
Signal needs to be pulled up to VCCP.
Series dampening resistor placed within
1.0” of ITP700FLEX TDO pin.
ITP700FLEX supported Production
Systems
:
Leave the signal as NC (No Connect).
See Section 4.3.1.1 and 4.3.1.4 for
details.
TMS
Pull up to VCCP
39.2
± 1%
(IF ITP700FLEX
IS USED)
39
(IF ITP700FLEX
IS NOT USED)
ITP700FLEX supported Validation
Systems
:
Parallel termination resistor placed
within ±200 ps of the ITP700FLEX TMS
pin.
ITP700FLEX supported Production
Systems
:
Parallel termination resistor placed
within 2.0” of CPU pin.
See Section 4.3.1.1 and 4.3.1.4 for
details.
TRST#
Pull down to GND
510
- 680
(IF ITP700FLEX
IS USED)
ITP700FLEX supported Validation
Systems
:
Parallel termination resistor can be