FSB Design Guidelines
R
Intel
®
855PM Chipset Platform Design Guide
47
Figure 11. Intel 855PM MCH Source Synchronous Signals Recommended Escape Routing
Example
PRIMARY SIDE
LAYER 3
VCCA=1.8v
100MHz
CLKs
A[16:3]#, REQ*#
D[15:0]#
D[47:32]#
1.8v Decap
HI 1.8v
Branch
VCCHA
VCCGA
LAYER 6
PRIMARY SIDE
1.2v
855PM
Core
A[31:17]#
D[31:16]#
D[63:48]#
1.2v
855PM
MCH
Core
PRIMARY SIDE
LAYER 3
VCCA=1.8v
100MHz
CLKs
A[16:3]#, REQ*#
D[15:0]#
D[47:32]#
1.8v Decap
HI 1.8v
Branch
VCCHA
VCCGA
LAYER 6
PRIMARY SIDE
1.2v
855PM
Core
A[31:17]#
D[31:16]#
D[63:48]#
1.2v
855PM
MCH
Core