Platform Design Checklist
R
326
Intel
®
855PM Chipset Platform Design Guide
FWH – Decoupling Recommendations
1
Pin
Name Configuration F
Qty
Notes
9
VCC[2:1]
VCCA
VPP
Pull down to GND
0.1 µF
4.7 µF
2
1
In Intel CRB, two 0.1 µF s and one 4.7 µF
capacitors are used for decoupling. The
decoupling recommendation is shared
among all 5 signals.
Please see Intel CRB schematics.
NOTE:
All decoupling guidelines are recommendations based on our reference board design. Customers will need to take their layout,
and PCB board design into consideration when deciding on their overall decoupling solution.
14.11.
LAN / HomePNA Checklist
14.11.1. LAN Interface (82562ET / 82562EM)
14.11.1.1. Resistor Recommendations
LAN – Resistor Recommendations
Pin Name
System
Pull up/Pull down
Series
Damping
Notes
9
ISOL_EX,
ISOL_TCK,
ISOL_TI
Pull up to
VccSus3_3LAN
10 k
All three signals are pulled up to
VccSus3_3LAN through a common 10 kohms
pull up resistor.
See Figure 161
RBIAS10
Pull down to GND
549
± 1%
RBIAS100
Pull down to GND
619
±1%
RDP, RDN
See Notes
121
± 1%
Connect RDP to RDN through a 121ohms
resistor
TDP, TDN
See Notes
100
± 1%
Connect TDP to TDN through a 100 +/ 1%
resistor.
TESTEN
Pull down to GND
100
This signal is pulled down to ground through a
100
in Intel CRB.
X1
X2
See Notes
Connect a 25 MHz crystal across these two
pins.
LAN – Power Signals
VCC[2:1],
VCCP[2:1],
VCCA[2:1],
VCCT[4:1],
VCCR[2:1]
Tie to VccSus3_3
Also see Section 11.1.2 for decoupling
requirement.
LAN – GND Signals
VSS[5:1],
VSSP[2:1],
VSSA[2:1],
VSSR[2:1]
Tie to GND
NOTE:
Default tolerance for resistors is +/-5% unless otherwise specified.