Platform Design Checklist
R
Intel
®
855PM Chipset Platform Design Guide
287
14.4.2.2. ITP
Interposer
1, 2
ITP Interposer
Pin Name
System
Pull up/Pull down
Series Termination
Resistor (
Notes
9
BPM[5:0]#
Leave the signals as NC (No Connect).
DBA#
Pull up to target
VCC
150
- 240
DBA# is an optional signal that may be
implemented when an ITP Interposer is
used.
ITP Interposer supported Validation
Systems
:
Pull up resistor should be placed within
1 ns of CPU socket.
ITP Interposer supported Production
Systems:
Leave this signal as NC (No Connect).
See section 4.3.2 and 4.3.2.2 for more
details.
DBR#
Pull up to
V3ALWAYS
150
- 240
ITP Interposer supported Validation
Systems
This signal needs to be routed to
system reset logic (e.g. SYS_RESET#
of ICH4-M). Pull up resistor must be
placed within 1ns of CPU socket.
ITP Interposer supported Production
Systems:
Pull up may be required depending on
impact to system reset logic that it is
connected to.
See section 4.3.2 and 4.3.2.2 for more
details.
RESET#
See RESET# in Section 14.4.1.
TCK
Pull down to GND
27
Pull down needs to be placed within
2.0” of CPU socket.
TDI
Pull up to VCCP
150
Pull up needs to be placed within 2.0” of
CPU socket.
TDO
Leave this signal as NC (No Connect)
TMS
Pull up to VCCP
39
Pull up needs to be placed within 2.0” of
CPU socket.
TRST#
Pull down to GND
680
Pull down needs to be placed within
2.0” of CPU socket.
NOTES:
1. See Section 14.4.2.1 if ITP700FLEX connector is implemented.
2. See Section 14.4.2.3 if NO processor ITP debug port solution is implemented.
3. Default tolerance for resistors is +/-5% unless otherwise specified.