FSB Design Guidelines
R
Intel
®
855PM Chipset Platform Design Guide
79
Figure 41. ITP700FLEX Debug Port Signals
L8
L6
L7
L3
L2
L4
L1
L5
PREQ#
BPM[3:0]#
BPM[5:0]#
BPM[3:0]#
BPM[4]#
PRDY#
VCC
DBR#
RESET#
RESET#
RESET#
CPURESET#
ITPCLK[1:0]
BCLK[1:0]
BaniasCLK[1:0]
OdemCLK[1:0]
BCLK[1:0]
BCLKp
Intel
Pentium M
processor
Intel
855PM
MCH
54.9
Ω
1%
1.05v
22.6
Ω
1%
BPM[5]#
RESETITP#
240
Ω
5%
BCLKn
1.05v
VTT
0.1uF
VTT
150
Ω
5%
TDI
1.05v
TDI
TDI
TDI
39.2
Ω
1%
TMS
1.05v
TMS
TMS
TMS
680
Ω
5%
TRST#
TRST#
TRST#
TRST#
27.4
Ω
1%
TCK
TCK
TCK
TCK
54.9
Ω
1%
TDOITP
1.05v
TDO
TDO
22.6
Ω
1%
TDO
FBO
FBO
FBO
VTAP
240
Ω
5%
VCC
DBA#
DBR#
DBA#
CK 408