R
4
Intel
®
855PM Chipset Platform Design Guide
4.1.4.1.6.
Topology 2C: CMOS Signals Driven by Intel 82801DBM
ICH4-M – LINT0/INTR, LINT1/NMI, A20M#, IGNNE#,
SLP#, SMI#, and STPCLK# ......................................... 58
4.1.4.1.7.
Topology 3: CMOS Signals Driven by Intel 82801DBM
ICH4-M to Processor and FWH – INIT#....................... 59
4.1.4.2.
Voltage Translation Logic ............................................................... 60
4.1.5.
Processor RESET# Signal ............................................................................ 60
4.1.5.1.
Processor RESET# Routing Example............................................ 62
4.1.6.
Processor and Intel 855PM MCH Host Clock Signals .................................. 63
4.1.7.
GTLREF Layout and Routing Recommendations ......................................... 65
4.1.8.
AGTL+ I/O Buffer Compensation .................................................................. 69
4.1.8.1.
Processor AGTL+ I/O Buffer Compensation .................................. 69
4.1.8.2.
Intel 855PM MCH AGTL+ I/O Buffer Compensation...................... 71
4.1.9.
Processor FSB Strapping .............................................................................. 73
4.1.10.
Processor V
CCSENSE
/V
SSSENSE
Design Recommendations.............................. 75
4.2.
Intel System Validation Debug Support ........................................................................ 76
4.2.1.
In Target Probe (ITP) Support ....................................................................... 76
4.2.1.1.
Background and Justification ......................................................... 76
4.2.1.2.
Implementation ............................................................................... 76
4.2.2.
Processor Logic Analyzer Support (FSB LAI) ............................................... 76
4.2.2.1.
Background and Justification ......................................................... 76
4.2.2.2.
Implementation ............................................................................... 77
4.2.3.
Intel
Pentium
M Processor and Intel
Celeron M Processor On-Die Logic
Analyzer Trigger Support (ODLAT) ............................................................... 77
4.3.
Onboard Debug Port Routing Guidelines ..................................................................... 77
4.3.1.
Recommended Onboard ITP700FLEX Implementation................................ 78
4.3.1.1.
ITP Signal Routing Guidelines........................................................ 78
4.3.1.2.
ITP Signal Routing Example........................................................... 82
4.3.1.3.
ITP_CLK Routing to ITP700FLEX Connector ................................ 83
4.3.1.4.
ITP700FLEX Design Guidelines for Production Systems .............. 85
4.3.2.
Recommended ITP Interposer Debug Port Implementation ......................... 86
4.3.2.1.
ITP_CLK Routing to ITP Interposer................................................ 86
4.3.2.2.
ITP Interposer Design Guidelines for Production Systems ............ 87
4.3.3.
Logic Analyzer Interface (LAI) ....................................................................... 87
4.3.3.1.
Mechanical Considerations ............................................................ 88
4.3.3.2.
Electrical Considerations ................................................................ 88
4.4.
Intel Pentium M Processor / Intel Celeron M Processor and Intel 855PM MCH FSB
Signal Package Lengths ............................................................................................... 88
5.
Platform Power Requirements ................................................................................................... 91
5.1.
General Description....................................................................................................... 91
5.2.
Intel 855PM MCH Phase Lock Loop Power Delivery Design Guidelines ..................... 91
5.2.1.
Intel 855PM MCH PLL Power Delivery.......................................................... 91
5.2.2.
Intel 855PM MCH PLL Voltage Supply Power Sequencing .......................... 92
5.3.
Processor Phase Lock Loop Power Delivery Design Guidelines ................................. 92
5.3.1.
Processor PLL Power Delivery...................................................................... 92
5.3.2.
Processor PLL Voltage Supply Power Sequencing ...................................... 94
5.3.2.1.
Voltage Identification for Intel Pentium M/
Intel Celeron M Processor .............................................................. 94
5.3.2.2.
V
CC-CORE
Power Sequencing ........................................................... 97
5.4.
V
CCP
Output Requirements............................................................................................ 97
5.5.
V
CC-MCH
Output Requirements ....................................................................................... 98
5.6.
Thermal Power Dissipation ........................................................................................... 98