![Intel 855PM Design Manual Download Page 281](http://html1.mh-extra.com/html/intel/855pm/855pm_design-manual_2071578281.webp)
Platform Design Checklist
R
Intel
®
855PM Chipset Platform Design Guide
281
Intel Pentium M/Intel Celeron M Processor – Resistor Recommendations
1
Pin Name
System
Pull up/Pull
down
Series Termination
Resistor (
Notes
9
VCC[71:0] Tie
to
VCC[Vcc_Core]
72 VCC pins
VCCA[3:0]
Tie to Vcc1_8
See layout example in Section 5.3.
Also see Section 14.4.4 for decoupling.
VCCP[26:0]
Tie to VCCP
27 VCCP pins
VCCSENSE
Pull down to GND
54.9
± 1%
(Default: No Stuff)
Stuffing option for 54.9
± 1% pull
down to GND should be provided for
testing purposes. For normal operation,
resistor should be No Stuff.
Also, a test point for a differential probe
ground should be placed between the
two termination resistors of VCCSENSE
and VSSSENSE.
Intel Pentium M/Intel Celeron M Processor – GND Signals
VSS[191:0]
Tie to GND
192 VSS pins
VSSSENSE
Pull down to GND
54.9
± 1%
(Default: No Stuff)
Stuffing option for 54.9
± 1% pull
down to GND should be provided for
testing purposes. For normal operation,
resistor should be No Stuff.
Also, a test point for a differential probe
ground should be placed between the
two termination resistors of VCCSENSE
and VSSSENSE.
NOTE:
Default tolerance for resistors is ± 5% unless otherwise specified.