Platform Clock Routing Guidelines
R
Intel
®
855PM Chipset Platform Design Guide
231
Figure 128. Platform Clock Topology Diagram
BCLK0#
BCLK0
MCH
ICH4-M
AGP
Connector
PCI
Connectors
SIO
FWH
100 MHz
66IN
CLK
100 MHz
66 MHz
66 MHz
66 MHz
33 MHz
48 MHz
14.318 MHz
33 MHz
CLK66
PCICLK
CLK48
CLK14
33 MHz
33 MHz
33 MHz
14.318 MHz
33 MHz
CLK
CLOCKI
PCI_CLK
CLK
CLK
CLK
CK-40
8
CPU#
CPU
66Buff
66Buff
66Buff
PCIF
USB
PCI
PCI
PCI
REFO
PCI
PCI
Debug Port
BCLK2#
BCLK2
100 MHz
100 MHz
CPU#
CPU
CPU
BCLK1#
BCLK1
100 MHz
100 MHz
CPU#
CPU