FSB Design Guidelines
R
48
Intel
®
855PM Chipset Platform Design Guide
Figure 12. Processor Source Synchronous Signals Recommended Escape Routing Example
PRIMARY SIDE
PRIMARY SIDE
PRIMARY SIDE
LAYER 3
LAYER 6
VCCA=1.8v
VIAS to L3
VIAS to L3
VCCA=1.8v
VCCP
VCCP
VCC-CORE
VCC-CORE
VCC-CORE
VCC-CORE
VCCA=1.8v
D[47:32]#
D[15:0]#
A[16:3]#, REQ*#
A[31:17]#
D[63:48]#
D[31:16]#
PRIMARY SIDE
PRIMARY SIDE
PRIMARY SIDE
LAYER 3
LAYER 6
PRIMARY SIDE
PRIMARY SIDE
PRIMARY SIDE
PRIMARY SIDE
LAYER 3
LAYER 3
LAYER 6
LAYER 6
VCCA=1.8v
VCCA=1.8v
VIAS to L3
VIAS to L3
VIAS to L3
VIAS to L3
VIAS to L3
VIAS to L3
VCCA=1.8v
VCCA=1.8v
VCCP
VCCP
VCCP
VCCP
VCC-CORE
VCC-CORE
VCC-CORE
VCC-CORE
VCC-CORE
VCC-CORE
VCC-CORE
VCC-CORE
VCCA=1.8v
VCCA=1.8v
D[47:32]#
D[47:32]#
D[15:0]#
D[15:0]#
A[16:3]#, REQ*#
A[16:3]#, REQ*#
A[31:17]#
A[31:17]#
D[63:48]#
D[63:48]#
D[31:16]#
D[31:16]#