A
A
B
B
C
C
D
D
E
E
4
4
3
3
2
2
1
1
FLOPPY CONNECTOR
INFRARED PORT
Note: FORCEOFF# overrides FORCEON.
PARALLEL PORT
Caps must be placed
as close as possible to
pins 1,2
R2OUTB is enabled even in suspend.
SER_RIA# is routed to allow the system to
wake up in Suspend To RAM.
SERIAL PORT
Floppy, Parallel, Serial, and IR Ports
A
32
47
Monday, February 24, 2003
855PM Platform
Title
Size
Document Number
Rev
Date:
Sheet
of
Project:
PPT_L_PD1
PPT_L_PD4
PPT_L_PD6
PPT_L_PD2
PPT_L_SLIN#
PPT_L_PD7
PPT_L_BUSY/WAIT#
PPT_L_ACK#
PPT_L_PD5
PPT_L_PD0
PPT_L_PE
PPT_L_SLCT
PPT_L_PNF#
PPT_L_INIT#
PPT_L_ERR#
PPT_L_AFD#/DSTRB#
PPT_L_STB#/WRITE#
PPT_L_PD3
SERBUF_C2-
SERBUF_RIA
SER_RIA
SERBUF_C1-
S
SERBUF_V-
SERBUF_DTRA
SE
SE
SERBUF_SINA#
SERBUF_DCDA
SERBUF_CTSA
SERBUF_RTSA
SERBUF_DSRA
SERBUF_SOUTA#
SERPRT_RIA
SERPRT_DCDA
SERPRT_SINA#
SERPRT_CTSA
SERPRT_DSRA
SERPRT_SOUTA#
SERPRT_DTRA
SERPRT_RTSA
SER_ON
TP_INVALID
PPT_PD6
31
PPT_PD0
31
PPT_PD4
31
PPT_PD5
31
PPT_PD3
31
PPT_PD2
31
PPT_PD7
31
PPT_PD1
31
IR_SEL
31
IR_MD1
31
IR_MD0
31
FLP_MTR0# 31
FLP_HDSEL# 31
FLP_WGATE# 31
FLP_DR0# 31
FLP_STEP# 31
FLP_DIR# 31
FLP_WDATA# 31
FLP_DENSEL# 31
FLP_DRATE0 31
PPT_SLIN#/ASTRB#
31
PPT_STB#/WRITE#
31
PPT_AFD#/DSTRB#
31
PPT_INIT#
31
IR_TXD
31
SER_RTSA#
31
SER_DTRA#
31
SER_SOUTA
31
SER_EN
16
PM_RI#
16,18,34
FLP_TRK0# 31
FLP_RDATA# 31
FLP_DSKCHG# 31
FLP_INDEX# 31
FLP_WP# 31
PPT_SLCT
31
PPT_ERR#
31
PPT_ACK#
31
PPT_PE
31
PPT_BUSY/WAIT#
31
PPT_PNF#
31
IR_RXD
31
SER_CTSA#
31
SER_SINA
31
SER_RIA#
31
SER_DSRA#
31
SER_DCDA#
31
+V3.3S_IR
+V5S
9,17,20,21,24,31,33,35,36,37,38,41,42
+V3.3 7,9,15,17,20,24,27,29,34,36,40,41
+V3.3S
5,9,10,14,15,17,18,20,23,28,30,31,33,36,37,38,41,42
+V3.3S 5,9,10,14,15,17,18,20,23,28,30,31,33,36,37,38,41,42
R
P
53C
1K
3
6
FB4A
1
8
R345
1K
FB5A
1
8
FB4C
60OHM@100MHZ
3
6
FB7B
2
7
FB5C
60OHM@100MHZ
3
6
R
P
52C
1K
3
6
R
P
53A
1K
1
8
U1
NO_STUFF_HSDL-3600#017
10
9
8
7
6
5
4
3
2
1
11
LEDA
TXD
RXD
GND
NC
MOD1
MOD0
FIR_SEL
AGND
VDD
MNT
FB6A
60OHM@100MHZ
1
8
R
P
52A
1K
1
8
FB5B
2
7
GND0
GND1
J5
SERIAL
5
9
4
8
3
7
2
6
1
10
11
FB10D
4
5
C331
NO_STUFF_0.1UF
R1
1K
J80
17x2_HDR
2
4
6
8
1
3
7
9
11
13
15
10
12
14
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
FB9A
1
8
FB6B
2
7
FB8B
60OHM@100MHZ
2
7
FB7D
4
5
FB8D
4
5
U3
MAX3243
26
28
24
1
2
27
3
14
13
12
20
18
17
16
15
19
9
10
11
4
5
6
7
8
23
22
21
25
VC
C
C1+
C1-
C2+
C2-
V+
V-
T1IN
T2IN
T3IN
R2OUTB
R2OUT
R3OUT
R4OUT
R5OUT
R1OUT
T1OUT
T2OUT
T3OUT
R1IN
R2IN
R3IN
R4IN
R5IN
FORCEON
FORCEOFF#
INVALID#
GND
C14
0.1UF
FB10C
60OHM@100MHZ
3
6
C13
0.1UF
FB7A
60OHM@100MHZ
1
8
FB6C
3
6
C332
NO_STUFF_10UF
R341
NO_STUFF_2.2
FB10B
2
7
FB10A
1
8
Q43
BSS138
3
1
2
FB4B
2
7
C6
22UF
R
P
53D
1K
4
5
C15
0.1UF
FB7C
60OHM@100MHZ
3
6
FB8A
1
8
FB8C
6
3
FB6D
4
5
FB4D
4
5
C336
0.1UF
FB9B
2
7
GND0
GND1
GND2
J10
PARALLEL
13
25
12
24
11
23
10
22
9
21
8
20
7
19
6
18
5
17
4
16
3
15
2
14
1
26
27
28
FB5D
4
5
C16
0.1UF