SPI Registers
18-44
ADSP-BF50x Blackfin Processor Hardware Reference
SPI_STAT
register is cleared and an SPI transfer may be initiated (if
TIMOD
=
b#00
).
SPI RDBR Shadow (SPI_SHADOW) Register
The SPI_SHADOW register is provided for use in debugging software.
This register is at a different address than the receive data buffer,
SPI_RDBR, but its contents are identical to that of SPI_RDBR. When a
software read of SPI_RDBR occurs, the RXS bit in SPI_STAT is cleared
and an SPI transfer may be initiated (if TIMOD = b#00 in SPI_CTL). No
such hardware action occurs when the SPI_SHADOW register is read.
The SPI_SHADOW register is read-only.
Figure 18-17. SPI Receive Data Buffer Register
Figure 18-18. SPI RDBR Shadow Register
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset = 0x0000
Receive Data Buffer[15:0]
SPI Receive Data Buffer Register (SPI_RDBR)
Read Only
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset = 0x0000
SPI_RDBR Shadow[15:0]
SPI RDBR Shadow Register (SPI_SHADOW)
Read Only
Reset = 0x0000
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...