ADSP-BF50x Blackfin Processor Hardware Reference
9-11
General-Purpose Ports
UART1 signals that appear in multiple ports, if selected on both, will have
inputs and outputs enabled only on
PF6
-
PF7
.
SPORT
If
TMR5
is configured as an output and
PORTF_MUX[3:2]
==
b#10
and
SPORT0’s
RSCLK0
input enable is active, then
TMR5
is the clock input for
RSCLK0
.
If
TMR6
is configured as an output and
PORTF_MUX[1:0]
==
b#10
, and
SPORT0’s
TSCLK0
input enable is active, then
TMR6
is the clock input for
TSCLK0
.
If SPORT0’s
RSCLK0
is configured as an output and
PORTF_MUX[3:2]
==
b#00
and
TMR5
input enable is active, then
RSCLK0
is the clock input for
TMR5
.
If SPORT0’s
TSCLK0
is configured as an output and
PORTF_MUX[1:0]
==
b#00
and
TMR6
input enable is active, then
TSCLK0
is the clock input for
TMR6
.
If
TACI7
is selected in the
TMR7
module, then the signal from the
PH2
pin is
fed to both SPORT1’s
TSCLK1
and
TACI7
.
If SPORT1’s
DR1SEC
is selected on both
PG4
and
PG8
, it will only be
enabled on
PG8
.
ACM
When the ACM is enabled,
TMR2
and
TMR7
are internally routed into the
ACM block.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...