ADSP-BF50x Blackfin Processor Hardware Reference
22-11
ADC Control Module (ACM)
ADC Power Down
The internal ADC available on ADSP-BF506F devices may be transi-
tioned into a power-down mode by asserting and deasserting the
CS
signal
for a number of clock cycles, as described in the “ADC — Modes of Oper-
ation” section of the
ADSP-BF504, ADSP-BF504F, ADSP-BF506F
Embedded Processor Data Sheet
. This ADC power-down mode of the inter-
nal ADC—and external ADCs that support a similar power-down
mechanism—may be achieved by issuing a “dummy” ADC event (or
events) after appropriately programming the T
CSW
field in the
ACM_TC
register.
Single-Shot Sequencing Mode Emulation
In single-shot sequencing mode, all enabled events are sequentially issued
one after the other on the occurrence of an ACM trigger. The sequence of
events is fixed, starting with event 0 and ending with event 15.
Figure 22-5. Single-Shot Sequencing Mode Requirement
SCLK
Trigger
ACMTMR0
CS
ETIME0
ADC
Controls
Event[0]
Event[1]
Event[0]
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...