ADSP-BF50x Blackfin Processor Hardware Reference
11-1
11 CORE TIMER
This chapter describes the core timer. Following an overview, functional
description, and consolidated register definitions, the chapter concludes
with a programming example.
Specific Information for the ADSP-BF50x
For details regarding the number of core timers for the ADSP-BF50x
product, refer to
ADSP-BF504, ADSP-BF504F, ADSP-BF506F Embedded
Processor Data Sheet
.
For Core Timer interrupt vector assignments, refer to
Table 4-3 on
page 4-19
in
Chapter 4, “System Interrupts”
.
For a list of MMR addresses for each Core Timer, refer to
Chapter A,
“System MMR Assignments”
.
Core timer behavior for the ADSP-BF50x that differs from the general
information in this chapter can be found at the end of this chapter in the
section
“Unique Information for the ADSP-BF50x Processor” on
page 11-9
.
Overview and Features
The core timer is a programmable 32-bit interval timer which can gener-
ate periodic interrupts. Unlike other peripherals, the core timer resides
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...