Flowcharts and Pseudo Codes
6-66
ADSP-BF50x Blackfin Processor Hardware Reference
Figure 6-10. Protection Register Program Flowchart
1
,
2
,
3
1 Status check of SR1 (protected block), SR3 (V
PP
invalid) and SR4 (program error) can be made after
each program operation or after a sequence.
2
If an error is found, the status register must be cleared before further program/erase controller oper-
ations.
3
Any address within the bank can equally be used.
START
YES
WRITE 0xC0
3
WRITE ADDRESS AND DATA
READ STATUS REGISTER
3
SR7 = 1
SR3 = 0
SR4 = 0
YES
YES
V
PP
INVALID ERROR
1,2
PROGRAM ERROR
1,2
NO
NO
END
NO
SR1 = 0
PROGRAM TO PROTECTED
BLOCK ERROR
1,2
NO
YES
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...