Functional Description
22-22
ADSP-BF50x Blackfin Processor Hardware Reference
The figures show both the ACM-generated
CS
signal, which is output
externally onto the appropriate SPORT Receive Frame Sync (
RFSx
) pin,
and the
SPORTx_RFS
signal, which is an internal signal that is routed to the
receive frame sync input of the appropriate SPORT.
Case 1—Chip Select Asserted During the High Phase of ACLK
Figure 22-10
shows the realignment of ACLK when
CS
is asserted during
the high phase of ACLK. The first edge of ACLK after the assertion of
CS
is the falling edge.
The two reference clock signals (Ref ACLK1 and Ref ACLK2) are shown
to illustrate how the ACLK signal can be generated from a free running
clock (Ref ACLK1) in order to meet the timing requirements between
ACLK and
CS
. Ref ACLK2 is based on the free running clock Ref ACLK1,
but is adjusted such that its period is immediately reset upon the assertion
Figure 22-10. ACLK Adjustment for the Case of
CS
Assertion During the
High Phase of ACLK
SCLK
Ref ACLK1
CS
ACLK
Duty
Cycle
Variation
Edges Suppressed
1
2
Ref ACLK2
3
SPORTx_RFS
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...