Functional Description
20-18
ADSP-BF50x Blackfin Processor Hardware Reference
1 or 2 External Frame Syncs
In these modes, an external receiver can frame data sent from the PPI.
Both 1-sync and 2-sync modes are supported. The top diagram in
Figure 20-10
shows the 1-sync case, while the bottom diagram illustrates
the 2-sync mode.
There is a mandatory delay of 1.5
PPI_CLK
cycles, plus the value
programmed in
PPI_DELAY
, between assertion of the external frame
sync(s) and the transfer of valid data out through the PPI.
Figure 20-9. TX Mode, 0 Frame Syncs
Figure 20-10. TX Mode, 1, or 2 External Frame Syncs
CLK
PPIx
PPI_CLK
RECEIVER
8- TO 16-BIT DATA
DATA
RECEIVER
DATA
RECEIVER
PPIx
CLK
CLK
PPI_CLK
PPI_FS1
PPI_FS2
8–16 BITS DATA
8–16 BITS DATA
DATA
DATA
PPI
PPI
PPI_CLK
PPIx
PPI_FS1
FRAMESYNC
FRAMESYNC1
FRAMESYNC2
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...