Index
I-12
ADSP-BF50x Blackfin Processor Hardware Reference
debounce (CNT_DEBOUNCE) register,
13-18
,
13-24
debounce enable (DEBE) bit,
13-19
DEB_TRAFFIC_COUNT field,
7-91
DEB_TRAFFIC_PERIOD field,
7-91
debugging
test point access,
25-8
DEC bit,
17-35
,
17-45
deep sleep mode,
1-26
,
8-10
delaycount (PPI_DELAY) register,
20-32
descriptor
array mode, DMA,
7-15
,
7-69
chains, DMA,
7-27
list mode, DMA,
7-15
,
7-69
,
7-70
descriptor-based DMA,
7-14
descriptor queue,
7-58
management,
7-57
synchronization,
7-58
descriptor structures
DMA,
7-56
MDMA,
7-63
destination channels, memory DMA,
7-7
development tools,
1-28
DF bit,
8-4
,
8-21
DFC[15:0] field,
17-54
,
17-56
DFETCH bit,
7-14
,
7-22
,
7-74
dFlags word,
24-72
DFM[15:0] field,
17-50
DFRESET bit,
24-61
DI_EN bit,
7-14
,
7-68
,
7-70
DIL bit,
17-35
,
17-45
direct code execution,
24-22
initial header,
24-21
,
24-23
direct memory access.
See
DMA
disabling
PLL,
8-13
DI_SEL bit,
7-68
,
7-70
DITFS (data-independent transmit frame
sync select) bit,
19-37
,
19-48
,
19-51
,
19-62
divisor latch high byte[15:8] field,
15-43
divisor latch low byte[7:0] field,
15-43
divisor reset, UART,
15-44
DLC[3:0] field,
17-58
DLEN[2:0] field,
20-25
,
20-26
DMA,
7-1
to
7-103
1-D interrupt-driven,
7-54
1-D unsynchronized FIFO,
7-56
2-D, polled,
7-55
2-D array, example,
7-92
2-D interrupt-driven,
7-54
autobuffer mode,
7-11
,
7-29
,
7-69
bandwidth,
7-46
block count,
7-38
block diagram,
7-104
block done interrupt,
7-41
block transfers,
7-9
,
7-38
buffer size, multichannel SPORT,
19-24
buses,
3-7
channel registers,
7-66
channels,
7-42
channels and control schemes,
7-51
channel-specific register names,
7-65
congestion,
7-46
connecting asynchronous FIFO,
7-39
continuous transfers using autobuffering,
7-54
continuous transition,
7-28
control command restrictions,
7-35
control commands,
7-32
,
7-33
controllers,
1-8
data transfers,
7-2
descriptor array,
7-23
descriptor array mode,
7-15
,
7-69
descriptor-based,
7-14
descriptor-based, initializing,
7-95
descriptor-based vs. register-based
transfers,
7-3
descriptor chains,
7-27
descriptor element offsets,
7-16
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...