ADSP-BF50x Blackfin Processor Hardware Reference
22-19
ADC Control Module (ACM)
As a result, the total latency between an external trigger and between the
assertion of an ADC sampling event, assuming that the sampling event
does is not queued in the pending event FIFO, is:
Total Latency = T
TRIG
+ T
ED
+ T
PD
+ T
S
Where:
T
PD
is the delay programmed in the Event Time (
ACM_ETx
) register. (See
Figure 22-8
.)
Figure 22-8
shows latency details from occurrence of external triggers to
assertion to ADC sampling events.
Figure 22-8. Trigger-to-Event Latency
00
SCLK
Trigger
ACMTMR0
CS
ACMET3 = 0x00000002
ADC
Controls
Event[3]
5h00
Event[0]
ACMET0 = 0x000000EF
01
02
03
04
05
06
07
EF
EE
ED
EC
00
01
02
03
04
05
06
07
T
TRIG
T
ED
T
S
T
CSW
T
H
T
ED
T
S
T
CSW
T
H
T
PD
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...