ADSP-BF50x Blackfin Processor Hardware Reference
6-29
Internal Flash Memory
CR10
Wait Polarity
0
WAIT is active low
1
WAIT is active high (default)
CR9
Data Output Configura-
tion
0
Data held for one clock cycle
1
Data held for two clock cycles (default)
CR8
Wait Configuration
0
WAIT is active during wait state
1
WAIT is active one data cycle before wait
state (default)
CR7
Burst Type
0
Interleaved
1
Sequential (default)
CR6
Valid Clock Edge
0
Falling clock edge
1
Rising clock edge (default)
CR5-CR4
Reserved
CR3
Wrap Burst
0
Wrap
1
No wrap (default)
CR2-CR0
Burst Length
001
4 words
010
8 words
011
16 words
111
Continuous (
CR7
must be set to ‘1’)
(default)
Table 6-9. Configuration Register Bits (Cont’d)
Bit
Description
Value
Description
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...