ADSP-BF50x Blackfin Processor Hardware Reference
6-5
Internal Flash Memory
Each block can be erased separately. Erase can be suspended to perform
program in any other block, and then resumed. Program can be suspended
to read data in any other block and then resumed. Each block can be pro-
grammed and erased over 100,000 cycles.
Program and erase commands are written to the command interface of the
memory. An internal program/erase controller manages the timings neces-
sary for program and erase operations. The end of a program or erase
operation can be detected and any error conditions identified in the status
register. The command set required to control the memory is consistent
with JEDEC standards.
The device supports synchronous burst read and asynchronous read from
all blocks of the memory array; at power-up the device is configured for
asynchronous read. In synchronous burst mode, data is output on each
clock cycle at frequencies of up to 50 MHz. The synchronous burst read
operation can be suspended and resumed.
The device features an automatic standby mode. When the bus is inactive
during asynchronous read operations, the device automatically switches to
the automatic standby mode. In this condition the power consumption is
reduced to the standby value
I
DD4
and the outputs are still driven.
The internal flash memory features an instant, individual block locking
scheme that allows any block to be locked or unlocked with no latency,
enabling instant code and data protection. All blocks have three levels of
protection. They can be locked and locked-down individually preventing
any accidental programming or erasure. There is additional hardware pro-
tection against program and erase. When
V
PP
V
PPLK
, all blocks are
protected against program or erase. All blocks are locked at power-up.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...