ADSP-BF50x Blackfin Processor Hardware Reference
16-19
Two-Wire Interface Controller
Figure 16-9. Clock Stretching During FIFO Underflow
Table 16-5. FIFO Underflow Case
TWI Controller
Processor
Interrupt: XMTSERV – Transmit FIFO buffer
is empty.
Acknowledge: Clear interrupt source bits.
Write transmit FIFO buffer.
...
...
Interrupt: MCOMP – Master transmit com-
plete (DCNT= 0x00).
Acknowledge: Clear interrupt source bits.
S
ADDRESS
DATA
ACK WITH
STRETCH
ACK
R/W
DATA
ACK
DATA
11
01
00
XMTSTAT[1:0]
TWI_XMT_DATA IS READ AT THIS TIME AND
CLOCK STRETCHING IS RELEASED.
ACKNOWLEDGE WITH STRETCH
01
SCL
ACKNOWLEDGE "STRETCH" BEGINS SOON AFTER SCL FALL.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...