Internal Flash Memory Programming Guidelines
6-80
ADSP-BF50x Blackfin Processor Hardware Reference
• RAT > 30 ns
• HT (for consecutive reads) = 0 ns
The recommended timing values to be programmed in the
EBIU_AMBCTL
register for asynchronous read accesses are:
•
B0ST
= ceiling (20 ns / t
SCLK
)
•
B0RAT
= ceiling (60 ns / t
SCLK
)
•
B0TT
=
b#01
•
B0HT
=
b#00
(see Note)
where ceiling (
x
) is the smallest integer not less than
x
.
There is no hold time requirement for read accesses. Therefore, if
the flash access pattern is such that only read accesses are per-
formed with no write accesses performed, then
B0HT
may be
programmed to the value
b#00
. However, if there were any write
accesses interspersed with the read accesses, then the
B0HT
field
should be programmed according to the recommendation for write
accesses. (See
“Timing Configurations for Setting the Internal
Flash Memory for Write Accesses” on page 6-80
.)
Timing Configurations for Setting the Internal Flash
Memory for Write Accesses
Based on the timing requirements of the internal flash memory device,
which call for:
• ST > 10 ns
• WAT > 45 ns
• ST + HT (for consecutive writes) > 25 ns
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...