ADSP-BF50x Blackfin Processor Hardware Reference
13-3
General-Purpose Counter
• Zero marker/push button support
• Capture event timing in association with general purpose timer
• Boundary comparison and boundary setting features
• Input pin noise filtering (debouncing)
• Flexible error detection/signaling
Interface Overview
A block diagram of the GP counter is shown in
Figure 13-1
. There are
two input pins, the count up and direction (
CUD
) pin and the count down
and gate (
CDG
) pin, that accept various forms of incremental inputs and are
processed by the 32-bit counter. The third input, count zero marker (
CZM
),
is the zero marker input. The module interfaces to the processor by way of
the peripheral access bus (PAB) and can optionally generate an interrupt
request through the IRQ line. There is also an output that can be used by
the timer module to generate time-stamps on certain events.
Figure 13-1. Block Diagram of the GP Counter Interface
QUADRATURE
32-BIT
NOISE FILTERING
PROGRAMMABLE
AND
CONTROL BLOCK
PROCESSOR
LOGIC AND EVENT
BOUNDARY DETECTION
GENERATION
CUD
CDG
CZM
IRQ
TO GP TIMER
OUTPUT
COUNTER
INTERFACE
PAB BUS
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...