ADSP-BF50x Blackfin Processor Hardware Reference
6-23
Internal Flash Memory
When both the program/erase controller status bit and the bank write sta-
tus bit are low (set to ‘0’), the addressed bank is executing a program or
erase operation. When the program/erase controller status bit is low (set to
‘0’) and the bank write status bit is high (set to ‘1’), a program or erase
operation is being executed in a bank other than the one being addressed.
Refer to
“Flowcharts and Pseudo Codes” on page 6-56
for status register
usage.
Table 6-7. Status Register Bits
Bit
Name
Type
Logic
level
1
Definition
SR7
P/EC status
Status
'1'
Ready
'0'
Busy
SR6
Erase suspend
status
Status
'1'
Erase suspended
'0'
Erase in progress or completed
SR5
Erase status
Error
'1'
Erase error
'0'
Erase success
SR4
Program status
Error
'1'
Program error
'0'
Program success
SR3
V
PP
status
Error
'1'
V
PP
invalid, abort
'0'
V
PP
OK
SR2
Program suspend
status
Status
'1'
Program suspended
'0'
Program in progress or completed
SR1
Block protection
status
Error
'1'
Program/erase on protected block, abort
'0'
No operation to protected blocks
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...