ADSP-BF50x Blackfin Processor Hardware Reference
21-3
Removable Storage Interface
The RSI block has 22 individual status bits contained within the
RSI_STATUS
register that can be configured to generate an interrupt. The
status bits may be mapped to either of the two interrupts fed to the system
interrupt controller, allowing for greater flexibility in system configura-
tion. In order for an interrupt to be generated on IRQ0, the interrupt
should be enabled by setting the corresponding bit in the
RSI_MASK0
regis-
ter. Interrupts that are required to be generated on IRQ1 are enabled by
setting the corresponding bit in the
RSI_MASK1
register. In addition to sta-
tus flags within the
RSI_STATUS
register being capable of generating
interrupts, each of the flags in the
RSI_ESTAT
register are also capable of
generating an interrupt. Interrupts for the
RSI_ESTAT
flags are enabled by
setting the corresponding bit in the
RSI_EMASK
register and are sent to the
SIC via IRQ10.
The 32-bit DAB bus allows for efficient transfer of data, both to and from
internal memory, via DMA channel 4 that is shared with the SPORT0
TX. The peripheral used by this DMA channel is determined by the
peripheral that is enabled via the pin multiplexing.
The RSI (
Figure 21-1
) is a 10-pin interface consisting of:
•
RSI_CLK
: The clock signal applied to the card from the RSI. All
transfers on the command and data signals are synchronous to this
signal. The frequency is variable between zero and the maximum
clock frequency. Refer to
ADSP-BF504, ADSP-BF504F,
ADSP-BF506F Embedded Processor Data Sheet
for maximum sup-
ported clock frequencies.
•
RSI_CMD
: A bidirectional command signal used for command trans-
fer and card initialization. The RSI drives this signal to send
commands to the cards, and the card drives the signal to send
responses back to the RSI. This signal is configurable for both
push-pull mode and open-drain mode. MMC cards are the only
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...