ADSP-BF50x Blackfin Processor Hardware Reference
16-29
Two-Wire Interface Controller
TWI Slave Mode Address Register
(TWI_SLAVE_ADDR)
The
TWI_SLAVE_ADDR
register holds the slave mode address, which is the
valid address that the slave-enabled TWI controller responds to. The TWI
controller compares this value with the received address during the
addressing phase of a transfer.
TWI Slave Mode Status Register (TWI_SLAVE_STAT)
Figure 16-17. TWI Slave Mode Address Register
Figure 16-18. TWI Slave Mode Status Register
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TWI Slave Mode Address Register (TWI_SLAVE_ADDR)
SADDR[6:0] (Slave Mode
Address)
Reset = 0x0000
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TWI Slave Mode Status Register (TWI_SLAVE_STAT)
Reset = 0x0000
SDIR (Slave Transfer
Direction) - RO
GCALL (General Call) - RO
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...