Maximum ADC Sampling Rate
23-6
ADSP-BF50x Blackfin Processor Hardware Reference
Interfacing the ADC With the SPORT and With TMR
Pins
As shown in
Figure 23-2
, the processor timer generates the clock to drive
the ADC and the SPORT.
For this system design, the following timing specifications apply:
• DRxPRI/DRxSEC minimum setup before external clock = T
SDRE
• Data access time after ADSCLK falling edge (V
DD
= 5 V) = T
4
Assuming board delays of no more than 3 ns, the maximum sampling rate
of 2 MSPS can be supported for V
DD
= 5 V and ADSCLK = 31.25 MHz.
Figure 23-2. ADC, TMR, and SPORT Connections
SPORTx
DRxSEC
DRxPRI
RCLKx
RFSx
ADC
(INTERNAL)
D
OUT
B
D
OUT
A
ADSCLK
CS
RANGE
SGL/
DIFF
A[2:0]
TIMERS
AND
PROGRAMMABLE
FLAGS
TMRs
TMRu
PFw
PFv
PFx, PFy, PFz
PROCESSOR
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...