Specific Boot Modes
24-50
ADSP-BF50x Blackfin Processor Hardware Reference
Figure 24-11
illustrates how individual devices would behave.
Figure 24-12
shows the initial signaling when a 24-bit addressable SPI
memory is connected in SPI master boot mode. After
RESET
releases, a
0x03 command is transmitted to the
MOSI
output, followed by a number
of 0x00 bytes. The 24-bit addressable memory device returns a first data
byte at the fourth zero byte. Then, the device detection has completed and
the boot kernel re-issues a 0x00 address to load the boot stream.
Figure 24-11. SPI Device Detection Principle
Figure 24-12. Typical SPI Master Boot Waveforms
0x00
0x00
0x03 |0x0B
0x00
0x00
0x00
0x00
0x01
0xFF
0xFF
0xFF
0xFF
0xFF
0x01
0xFF
0xFF
0xFF
0xFF
0x01
0xFF
0xFF
0xFF
0xFF
0xFF
0x01
0xFF
0xFF
0xFF
0xFF
0xFF
0xFF
0x01
. . .
. . .
. . .
. . .
MOSI
MISO
MISO
MISO
MISO
MISO
STANDARD 8-BIT
STANDARD 16-BIT,
FAST READ 8-BIT
STANDARD 24-BIT,
FAST READ 16-BIT
STANDARD 32-BIT,
FAST READ 24-BIT
FAST READ
32-BIT
0
0
0
1
0
1
0
0
0
0
0
0
0
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
0
0
1
1
0
0
0
0
RESET
SPI0_CLK
SPI0_SSEL1
SPI0_MOSI
SPI0_MISO
HWAIT
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...