Index
I-28
ADSP-BF50x Blackfin Processor Hardware Reference
period value[15:0] field,
11-6
period value[31:16] field,
11-6
peripheral
DMA,
7-5
DMA channels,
7-42
DMA transfers,
7-2
error interrupts,
7-73
interrupt request lines,
4-15
supporting interrupts,
4-1
peripheral access bus.
See
PAB
Peripheral bus
errors generated by SPORT,
19-39
peripheral DMA start address registers,
7-75
peripheral interrupts,
4-2
,
4-3
,
4-4
to
4-7
peripheral map registers
(DMAx_PERIPHERAL_MAP),
7-67
(MDMA_yy_PERIPHERAL_MAP),
7-67
peripheral pins, default configuration,
9-13
peripherals,
1-4
and buses,
1-4
compatible with SPI,
18-3
and DMA controller,
7-32
DMA support,
1-4
enabling,
9-3
interrupt generated by,
4-8
interrupts, clearing,
4-13
level-sensitivity of interrupts,
4-15
list of,
1-4
mapping to DMA,
7-105
multiplexing,
9-1
remapping DMA assignment,
7-6
switching from DMA to non-DMA,
7-75
timing,
3-4
used to wake from idle,
4-6
PF0 pin,
9-15
PFx pin,
18-7
phase locked loop. See PLL
pin information,
25-1
pins,
25-1
GPIO,
9-12
multiplexing,
9-1
unused,
25-10
pin terminations, SPORT,
19-9
pipeline, lengths of,
7-52
pipelining
DMA requests,
7-38
PJSE bit,
9-27
,
9-28
,
9-29
PLL,
8-1
to
8-29
active (enabled but bypassed) mode,
8-9
active mode,
8-9
applying power to the PLL,
8-13
block diagram,
8-4
BYPASS bit,
8-9
CCLK derivation,
8-4
changing clock ratio,
8-6
clock control,
8-1
clock dividers,
8-4
clock multiplier ratios,
8-4
configuration,
8-3
control bits,
8-11
deep sleep mode,
8-10
design overview,
8-2
disabled,
8-13
divide frequency,
8-4
DMA access,
8-9
dynamic power management controller
(DPMC),
8-7
enabled,
8-13
hibernate state,
8-11
interacting with DPMC,
8-2
and internal clocks,
3-2
maximum performance mode,
8-8
modification in active mode,
8-13
multiplier select (MSEL) field,
8-4
operating modes, operational
characteristics,
8-8
operating mode transitions,
8-11
,
8-13
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...