Description of Operation
19-14
ADSP-BF50x Blackfin Processor Hardware Reference
The secondary
DRSEC
and
DTSEC
pins are useful extensions of the SPORT
which pair well with stereo serial mode. Multiple I
2
S streams of data can
be transmitted or received using a single SPORT. Note the primary and
secondary pins are synchronous, as they share clock and
LRCLK
(frame
sync) pins. The transmit and receive sides of the SPORT need not be
synchronous, but may share a single clock in some designs. See
Figure 19-3
, which shows multiple stereo serial connections being made
between the processor and an AD1836 codec.
Figure 19-4. SPORT Stereo Serial Modes, Transmit
1, 2, 3
1
DSP mode does not identify channel.
2
TFS normally operates at f
S
except for DSP mode which is 2 x f
S
.
3
TSCLK frequency is normally 64 x TFS but may be operated in burst mode.
TFS
TSCLK
DTPRI
TFS
TSCLK
DTPRI
TFS
TSCLK
DTPRI
LEFT CHANNEL
RIGHT CHANNEL
LEFT CHANNEL
RIGHT CHANNEL
MSB
MSB
MSB
MSB
MSB
MSB
LSB
LSB
LSB
LSB
LSB
LSB
LEFT-JUSTIFIED MODE—3 TO 32 BITS PER CHANNEL
I
2
S MODE—3 TO 32 BITS PER CHANNEL
DSP MODE—3 TO 32 BITS PER CHANNEL
1/f
S
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...