ADSP-BF50x Blackfin Processor Hardware Reference
14-49
PWM Controller
PWM Low Side Invert (PWM_LSI) Register
The
PWM_LSI
register is used for specifying switched reluctance (SR) chop
modes. Bit diagrams and descriptions are provided in
Figure 14-23
and
Table 14-17
.
PWM Simulation Status (PWM_STAT2) Register
The
PWM_STAT2
register provides a way to observe the status of the PWM
high-side and low-side output channels via software. This can be useful for
Table 14-16. PWM_CHCL Register
Bit
Name
Function
Type
Default
15:0
PWM_CHCL
Channel C duty (two’s complement) RW
0
Figure 14-23. PWM Low Side Invert Register
Table 14-17. PWM_LSI Register
Bit
Name
Function
Type
Default
0
PWM_SR_LSI_A
PWM SR mode low side invert channel A RW
0
1
PWM_SR_LSI_B
PWM SR mode low side invert channel B RW
0
2
PWM_SR_LSI_C
PWM SR mode low side invert channel C RW
0
15:3
Reserved
0
0
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PWM Low Side Invert Register (PWM_LSI)
Reserved
PWM_SR_LSI_B
PWM_SR_LSI_C
Reset = 0x0000
PWM_SR_LSI_A
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...