ADSP-BF50x Blackfin Processor Hardware Reference
3-5
Chip Bus Hierarchy
Peripheral Access Bus (PAB)
The processor has a dedicated low latency peripheral bus that keeps core
stalls to a minimum and allows for manageable interrupt latencies to
time-critical peripherals. All peripheral resources accessed through the
PAB are mapped into the system MMR space of the processor memory
map. The core accesses system MMR space through the PAB bus.
Figure 3-2. Core Block Diagram
INT
RESET
VECTOR
ACK
CORE TIMER
CORE
EVENT
CONTROLLER
DEBUG AND JTAG INTERFACE
JTAG
DSP ID
(8 BITS)
SYSTEM CLOCK
AND POWER
MANAGEMENT
POWER AND
CLOCK
CONTROLLER
PERFORMANCE
MONITOR
MEMORY
MANAGEMENT
UNIT
L1 DATA
L1 INSTRUCTION
LD0
LD1
SD
DA0
DA1
IAB
IDB
CORE
EAB
PROCESSOR
DMA CORE BUS
(DCB)
PAB
32
32
32
32
32
32
64
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...