
Functional Description
22-24
ADSP-BF50x Blackfin Processor Hardware Reference
Case 3—Chip Select Asserted Right Before the Falling
Edge
of
ACLK
When
CS
is asserted right before the falling edge of ACLK, the falling edge
of ACLK is suppressed, as shown in
Figure 22-12
. This ensures that the
time from the active edge of
CS
to the falling edge of ACLK is constant at
a period of 1 ACLK cycle. Notice that this suppression of ACLK falling
edge leads to duty cycle variation. It is important to ensure that systems
interfacing with the ACM can tolerate such duty cycle variation.
Figure 22-12. ACLK Adjustment for the Case of
CS
Assertion Right Before
the Falling Edge of ACLK (CLKPOL =0)
SCLK
Ref ACLK1
CS
ACLK
Duty
Cycle
Variation
Edges Suppressed
1
2
3
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...