Functional Description
20-14
ADSP-BF50x Blackfin Processor Hardware Reference
If the next
PPI_FS1
frame sync arrives before the specified
PPI_COUNT
samples have been transferred out, the sync has priority
and starts a new line transfer sequence. This situation can cause the
DMA channel configuration to lose synchronization with the PPI
transfer process.
Data Input (RX) Modes
The PPI supports several modes for data input. These modes differ chiefly
by the way the data is framed. Refer to
Table 20-1 on page 20-4
for infor-
mation on how to configure the PPI for each mode.
Figure 20-6. General Flow for GP Modes (Assumes Positive Assertion of
PPI_FS1)
INPUT
OUTPUT
PPI_COUNT
PPI_COUNT
1 CYCLE
DELAY
PROG
DELAY
(PPI_DELAY)
PROG
DELAY
(PPI_DELAY)
FRAME
SYNC
(PPI_FS1)
FRAME
SYNC
(PPI_FS1)
SAMPLES
IGNORED
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...