ADSP-BF50x Blackfin Processor Hardware Reference
4-21
System Interrupts
52
Bit 20
SIC_IAR6[19:16]
PWM0 Sync Interrupt
IVG10
51
Bit 19
SIC_IAR6[15:12]
PWM0 Trip Interrupt
IVG10
50
Bit 18
SIC_IAR6[11:8]
Reserved
IVG7
49
Bit 17
SIC_IAR6[7:4]
Reserved
IVG7
48
Bit 16
SIC_IAR6[3:0]
ACM Interrupt
IVG10
47
Bit 15
SIC_IAR5[31:28]
ACM Status Interrupt
IVG7
46
Bit 14
SIC_IAR5[27:24]
Port H Interrupt B
IVG13
45
Bit 13
SIC_IAR5[23:20]
Port H Interrupt A
IVG13
44
Bit 12
SIC_IAR5[19:16]
Software Watchdog Timer
IVG13
43
Bit 11
SIC_IAR5[15:12]
MDMA Stream 1
IVG13
42
Bit 10
SIC_IAR5[11:8]
MDMA Stream 0
IVG13
41
Bit 9
SIC_IAR5[7:4]
Port G Interrupt B
IVG12
40
Bit 8
SIC_IAR5[3:0]
Port G Interrupt A
IVG12
39
Bit 7
SIC_IAR4[31:28]
Timer 7
IVG12
38
Bit 6
SIC_IAR4[27:24]
Timer 6
IVG12
37
Bit 5
SIC_IAR4[23:20]
Timer 5
IVG12
36
Bit 4
SIC_IAR4[19:16]
Timer 4
IVG12
35
Bit 3
SIC_IAR4[15:12]
Timer 3
IVG12
34
Bit 2
SIC_IAR4[11:8]
Timer 2
IVG12
33
Bit 1
SIC_IAR4[7:4]
Timer 1
IVG12
32
Bit 0
SIC_IAR4[3:0]
Timer 0
IVG12
Table 4-4. Peripheral Interrupt Events (Part 2) (Cont’d)
Peripheral
ID Number
Bit Position for
SIC_ISR1,
SIC_IMASK1,
SIC_IWR1
SIC_IAR7–4
Interrupt Source
Default
Mapping
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...