ADSP-BF50x Blackfin Processor Hardware Reference
3-3
Chip Bus Hierarchy
Figure 3-1. Processor Bus Hierarchy
CAN
SPOR
T1–0
PWM 1–0
SPI1–0
RSI
AC
M
PPI
TWI
COUNTER1–0
VOLTAGE
REGULATOR I/F
U
A
R
T1–0
POR
T H
POR
T G
POR
T F
GPIO
JTAG TEST AND
EMULATION
PERIPHERAL
ACCESS BUS
WATCHDOG TIMER
BOOT
ROM
DMA
ACCESS BUS
IRQ
CTRL
DMA
CTRL
L1 DATA
MEMORY
L1 INSTR
MEMORY
16
DCB
EAB
MEMORY
PORT
FLASH
CONTROL
B
DEB
32M
BIT
FLASH
ADC
TIMER7–0
CORE CLOCK (CCLK) DOMAIN
SYSTEM CLOCK
(SCLK) DOMAIN
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...