DMA Registers
7-84
ADSP-BF50x Blackfin Processor Hardware Reference
The
DRQ[1:0]
field is used to control the priority of the MDMA channel
when the HMDMA is disabled, that is, when handshake control is not
being used (see
Table 7-6
).
The
RBC
bit forces the
BCOUNT
register to be reloaded with the
BCINIT
value
while the module is already active. Do not set this bit in the same write
that sets the
HMDMAEN
bit to active.
Table 7-6. DRQ[1:0] Values
DRQ[1:0] Priority
Description
00
Disabled
The MDMA request is disabled.
01
Enabled/S Normal MDMA channel priority. The channel in this mode is limited to
single memory transfers separated by one idle system clock. Request sin-
gle transfer from MDMA channel.
10
Enabled/
M
Normal MDMA channel functionality and priority. Request multiple
transfers from MDMA channel (default).
11
Urgent
The MDMA channel priority is elevated to urgent. In this state, it has
higher priority for memory access than non-urgent channels. If two chan-
nels are both urgent, the lower-numbered channel has priority.
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...