ADSP-BF50x Blackfin Processor Hardware Reference
14-43
PWM Controller
PWM Channel A, B, C Duty Control
(PWM_CHA, PWM_CHB, PWM_CHC) Registers
The three duty-cycle control registers (
PWM_CHA
,
PWM_CHB
, and
PWM_CHC
)
directly control the duty cycles of the three pairs of PWM signals. Bit dia-
grams and descriptions for each are provided in
Figure 14-15
through
Figure 14-17
, and
Table 14-9
through
Table 14-11
.
Figure 14-14. PWM Chopping Control Register
Table 14-8. PWM_GATE Register
Bit
Name
Function
Type
Default
7:0
GDCLK
PWM gate chopping period (unsigned)
RW
0
8
CHOPHI
Gate chopping enable high side
RW
0
9
CHOPLO
Gate chopping enable low side
RW
0
15:10
Reserved
0
15 14
13 12
11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PWM Chopping Control Register (PWM_GATE)
Reset = 0x0000
Reserved
GDCLK
CHOPLO
CHOPHI
Summary of Contents for EZ-KIT Lite ADSP-BF506F
Page 50: ...Contents l ADSP BF50x Blackfin Processor Hardware Reference ...
Page 92: ...Development Tools 1 30 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 110: ...Interface Overview 3 12 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 236: ...Internal Flash Memory Control Registers 6 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 650: ...Programming Examples 15 56 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 804: ...Programming Examples 17 92 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1194: ...Programming Examples 24 90 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1256: ...ACM Registers A 50 ADSP BF50x Blackfin Processor Hardware Reference ...
Page 1264: ...Boundary Scan Architecture B 8 ADSP BF50x Blackfin Processor Hardware Reference ...